Alif Semiconductor /AE512F80F55D5AS_CM55_HP_View /DMA1_SEC /DMA_CRD

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as DMA_CRD

31282724232019161512118743000000000000000000000000000000000000000000DATA_WIDTH0WR_CAP0WR_Q_DEP0RD_CAP0RD_Q_DEP0DATA_BUFFER_DEP

Description

DMA Configuration Register

Fields

DATA_WIDTH

The data bus width of the AXI master interface.

3 (Val_0x3): 64-bit.

WR_CAP

Write issuing capability that programs the number of the outstanding write transactions.

3 (Val_0x3): 4 outstanding write transactions.

WR_Q_DEP

The depth of the write queue.

7 (Val_0x7): 8 lines.

RD_CAP

Read issuing capability that programs the number of the outstanding read transactions.

3 (Val_0x3): 4 outstanding read transactions.

RD_Q_DEP

The depth of the read queue.

7 (Val_0x7): 8 lines.

DATA_BUFFER_DEP

The number of the lines that the data buffer contains.

31 (Val_0x1F): 32 lines.

Links

() ()